# InAs Planar Nanowire Gate-All-Around MOSFETs on GaAs Substrates by Selective Lateral Epitaxy

Chen Zhang, Student Member, IEEE, Wonsik Choi, Parsian K. Mohseni, Member, IEEE, and Xiuling Li, Senior Member, IEEE

Abstract—High indium content III–V materials are one of the most promising candidates for beyond Si CMOS technologies. We present InAs planar nanowire (NW) MOSFETs grown directly on a semi-insulating GaAs (100) substrate by the selective lateral epitaxy (SLE) method via the metal-seeded planar vapor-liquid-solid mechanism. Despite a ~7% lattice mismatch, in-plane and self-aligned single-crystal InAs NWs are grown epitaxially on GaAs. Such heterogeneous SLE provides a potential solution for the integration of different channel materials on one substrate. Gate-all-around MOSFET devices are fabricated by releasing the NW channel from the substrate through a combination of digital etching and selective etching processes. The device with a NW width of 30 nm and gate length of 350 nm shows an  $I_{\rm ON}/I_{\rm OFF}$  ratio of  $10^4$  and a peak transconductance of 220 mS/mm at  $V_{\rm ds} = 0.5$  V.

Index Terms—III-V MOSFETs, InAs, VLS growth, nanowire, selective lateral epitaxy.

## I. INTRODUCTION

-V MATERIALS, especially InGaAs with high In-content (In%), are promising candidates for future low-power logic applications due to their excellent electron mobility [1]. State-of-the-art InGaAs channel MOSFETs are mostly based on InGaAs closely lattice-matched to InP substrates [2], or extremely thin-body InAs films [3]–[5]. For in-plane nanowire (NW) channels fabricated by etching a thin film layer, it is difficult to achieve a high In% due to the lattice mismatch with respect to a common growth substrate, such as GaAs or InP. The bottom-up self-assembled vaporliquid-solid (VLS) method, which utilizes a metal particle (usually Au) to seed and direct the NW growth [6], [7] can grow high-quality NWs on highly lattice-mismatched substrates as nanostructures can accommodate more strain than standard thin films [8], [9]. This provides a promising solution for the formation of true 3D channels with high In%, and the heterogeneous integration of n-channel and p-channel materials, such as InAs and GaSb, on a single substrate. However, one complication of such a self-assembly method is that the NWs mostly grow out of the substrate

Manuscript received April 14, 2015; revised April 27, 2015; accepted May 1, 2015. Date of publication May 5, 2015; date of current version June 24, 2015. This work was supported by the National Science Foundation ECCS Award #1001928 (CZ, XL) and DMR Award #1006581 (WC, PM, XL). The review of this letter was arranged by Editor M. Passlack.

The authors are with the Department of Electrical and Computer Engineering, University of Illinois, Urbana, IL 61822 USA (e-mail: xiuling@illinois.edu).

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LED.2015.2429680

Fig. 1. Schematic diagram illustrating the key steps for the planar NW GAA MOSFET fabrication.

surface in the <111> directions and, therefore, much more complicated fabrication processes are required than planar devices [10]. Furthermore, the vertical architecture inherently incurs more parasitic capacitance due to contact pad overlapping, which affects the speed performance [10]. while vertical NW transistors will continue to be developed and assessed by researchers, we have shown that VLS growth can take place in a planar fashion where the NWs grow laterally and are self-aligned along certain in-plane crystal directions [6], [7]. Therefore, we call this particular VLS method selective lateral epitaxy (SLE), where the selectivity is provided by the metal seed particles and the epitaxial relationship to the substrate ensures high crystal quality. The planar NWs are completely compatible with standard planar processing technology. Many types of devices, including MESFETs [11], HEMTs [12] and MOSFETs [13], and simple circuits [14] have been demonstrated to show good performance by homogenous SLE, namely, GaAs planar NWs on GaAs substrates.

In this letter, we demonstrate for the first time a heterogeneous-SLE InAs NW gate-all-around (GAA) MOSFET on GaAs (100). The devices are realized by releasing the NW channel from the substrate using a combination of digital and selective etching, while keeping the source and drain in plane. This work demonstrates the feasibility of InAs-based low power FETs and future heterogeneous device integration using SLE.

## **II. EXPERIMENTS**

Fig. 1 shows the process flow for the GAA MOSFET device fabrication, starting from planar InAs NWs directly

0741-3106 © 2015 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 2. (a) A  $45^{\circ}$  tilted SEM image of two as-grown InAs planar NWs on GaAs (100). Au dots are visible at the tips of the NWs. The scale bar is 100 nm. (b) SEM image showing a NW hanging over the trench after releasing (300 nm scale bar). The inset (50 nm scale bar) shows the cross section of a fabricated NW device with conformal gate metal coating.



To fabricate the MOSFET device,  $12\text{-nm Al}_2O_3$  was first deposited by ALD to be the etching mask for subsequent steps (Fig. 1(b)). A ring-shaped window was then opened on Al}2O\_3 by e-beam lithography and BOE etching (Fig. 1(c)). In order to release the InAs NW from the underlying GaAs substrate, we removed the exposed InAs parasitic film (Fig. 1(d)) by digital etching [4], [5], where oxidation (at room temperature in a UV ozone cleaner from BioForce Nanoscience, Inc.) and oxide removal etching (by 1:1 HCl:H<sub>2</sub>O solution) were



Fig. 3. Log-scale transfer characteristics of the InAs planar NW MOSFETs. Hysteresis could be due to the NW/oxide interface traps and/or mobile charges in the oxide.

performed alternately to etch III-Vs at  $\sim 1$  nm per cycle. Two cycles of digital etching were sufficient for full removal of the parasitic film so that the underlying GaAs could be exposed. A trench was then formed on GaAs to release the center portion of the NW by selectively etching GaAs against InAs using NH<sub>4</sub>OH:H<sub>2</sub>O<sub>2</sub>:H<sub>2</sub>O (1:1:80) [15], similar to the release process of top-down InGaAs NW MOSFETs [2]. Fig. 2(b) shows a SEM image of a NW after releasing. 6-nm  $Al_2O_3$  (EOT = 3 nm) was then deposited by ALD at 220 °C as the gate oxide, followed by the Ni/Au gate metal deposition by sputtering to provide conformal gate contact, as shown previously [16]. The inset SEM image of Fig. 2(b) shows the cross-section (after milling by focused ion beam (FIB)) of a fabricated device with the gate metal covering all around the NW. Finally, Ni/Au was evaporated for source and drain contacts after Al<sub>2</sub>O<sub>3</sub> is removed on S/D region. No annealing was performed in the fabrication process. Although the current process leaves a large area of substrate covered by the parasitic film (Fig. 1(f)), which is undesired for circuit applications, in principle we can keep only the parasitic film in the S/D region by patterning.

#### **III. RESULTS AND DISCUSSIONS**

Fig. 3 shows the log-scale transfer curves ( $V_{ds} = 0.5$  V) of InAs NW MOSFETs with different fabrication schemes. The NW width, d, of these devices is  $\sim 30$  nm. The device fabricated without digital etching and NW releasing (i.e., using as-grown NWs) showed very poor gate control (red, short-dashed curve). The as-grown substrate surface leakage current was measured to be 1-2  $\mu$ A from two contacts not connected by a NW. This leakage path was removed by applying the digital etch treatment. The device with digital etching (applied to the entire substrate) showed some reduction of leakage current at  $V_{gs} = -2$  V (black, long-dashed curve). Significant reduction of off-state leakage was observed only after releasing the NW channel. Shown in Fig. 3 by the solid curves, the  $I_{on}/I_{off}$  ratio is as high as  $10^4$  as  $V_{gs}$  varies from -1 V to 1 V, with the subthreshold swing (SS) measured from the positive-sweep curve  $(V_{gs} = -0.6 \text{ V to } -0.4 \text{ V})$  to be 170 mV/dec. This suggests the main leakage was induced by the bottom interface between InAs and GaAs. We speculate certain interface defects pin the



Fig. 4. (a) Transfer and transconductance curves of the GAA device with d = 30 nm an  $L_g = 350$  nm. (b) Typical output curves of the device with the same dimensions. All numbers are normalized by  $\pi d$ .

Fermi level of InAs close to its conduction band so that the device could not be turned off completely. Note that we define the gate length,  $L_g$ , to be the trench width (350 nm in Fig. 2(b)), because the non-released gated portion cannot be well modulated. The DIBL of the devices is ~0.3 V/V. The on-state transfer curve and typical output characteristics of the GAA device are shown in Fig. 4. The threshold voltage is ~0 V. The device shows a peak extrinsic transconductance ( $g_m$ ) of 220 mS/mm at  $V_{ds} = 0.5$  V. The  $R_{on}$  is measured to be 4.1  $\Omega$ ·mm at  $V_{ov} = 0.5$  V. Both are normalized by  $\pi d$ .

The SS and  $g_m$  reported here are decent compared to other III-V NW devices summarized in [17], but are not as good as the state-of-the-art vertically grown VLS InAs NW device [18] and top-down InGaAs in-plane NW devices [2]. However, we note our device has a thick EOT (3 nm) and long  $L_g$  (350 nm) while both the state-of-the-art works above have an EOT of  $\sim 1$  nm and a much shorter  $L_g$ . We estimate the interface trap density  $D_{it}$  from SS by  $SS = (1+q\pi dD_{it}/C_{ox}).60$  mV/dec, where q is the electron charge and  $C_{ox}$  is the oxide capacitance per unit length. Thus,  $D_{it}$  is  $1.6 \times 10^{13}$  cm<sup>-2</sup>eV<sup>-1</sup>. We also extract the fieldeffect electron mobility,  $\mu_{FE}$ , using the peak  $g_m$  measured at  $V_{ds} = 0.05$  V. The gate capacitance was simulated by Nextnano [19] and estimated to be 1 pF/cm at the peak  $g_m$ .  $D_{it}$  (1.6×10<sup>13</sup> cm<sup>-2</sup>eV<sup>-1</sup>) was added to simulate the C-V stretch-out. The  $\mu_{FE}$  is estimated to be 2730 cm<sup>2</sup>/V·s, which appears to be lower than those reported in [20]. We believe by scaling down  $L_g$ , EOT and contact resistance, the device performance can be further improved.

In summary, we have presented experimental results of InAs planar NW GAA MOSFETs grown by SLE on highlymismatched GaAs substrates. Future studies will involve yield improvement and growth of planar p-channel (for example, GaSb) NWs. One way to integrate p- and n-channel NWs for CMOS is through multi-level planar VLS method, with the NWs from the first level of growth masked before patterning seed particles for the second level growth of a different material. Fabrication of lateral p-n heterostructures with only one level of seed particle patterning is also possible. In addition, we note that using Au seeds is not desired for integration with Si CMOS. VLS growth of InAs NWs by CMOS compatible metal seeds, such as Ni, has already been demonstrated [20]. SLE with a non-Au seed should be feasible and will be pursued in our future research.

### ACKNOWLEDGMENT

The authors would like to thank M. W. Si and P. D. Ye for valuable discussions.

#### REFERENCES

- J. A. del Alamo, "Nanometre-scale electronics with III–V compound semiconductors," *Nature*, vol. 479, no. 7373, pp. 317–323, Nov. 2011.
- [2] J. J. Gu *et al.*, "20–80 nm channel length InGaAs gate-all-around nanowire MOSFETs with EOT = 1.2 nm and lowest SS = 63 mV/dec," in *IEDM Tech. Dig.*, Dec. 2012, pp. 633–636.
- [3] S. W. Chang *et al.*, "InAs N-MOSFETs with record performance of  $I_{on} = 600 \ \mu A/\mu m$  at  $I_{off} = 100 \ nA/\mu m$  ( $V_d = 0.5 \ V$ )," in *IEDM Tech. Dig.*, Dec. 2013, pp. 417–420.
- [4] J. Lin *et al.*, "A new self-aligned quantum-well MOSFET architecture fabricated by a scalable tight-pitch process," in *IEDM Tech. Dig.*, Dec. 2013, pp. 421–424.
- [5] S. Lee et al., "Record Ion (0.50 mA/µm at V<sub>DD</sub> = 0.5 V and I<sub>off</sub> = 100 nA/µm) 25 nm-gate-length ZrO<sub>2</sub>/InAs/InAlAs MOSFETs," in Symp. VLSI Technol. Dig. Tech. Papers, 2014, pp. 1–2.
- [6] S. A. Fortuna *et al.*, "Planar GaAs nanowires on GaAs (100) substrates: Self-aligned, nearly twin-defect free, and transfer-printable," *Nano Lett.*, vol. 8, no. 12, pp. 4421–4427, Dec. 2008.
- [7] C. Zhang et al., "Site-controlled VLS growth of planar nanowires: Yield and mechanism," Nano Lett., vol. 14, no. 12, pp. 6836–6841, Dec. 2014.
- [8] L. C. Chuang *et al.*, "Critical diameter for III–V nanowires grown on lattice-mismatched substrates," *Appl. Phys. Lett.*, vol. 90, no. 4, p. 043115, 2007.
- [9] P. K. Mohseni *et al.*, "Monolithic III–V nanowire solar cells on graphene via direct van der Waals epitaxy," *Adv. Mater.*, vol. 26, no. 22, pp. 3755–3760, Jun. 2014.
- [10] M. Egard *et al.*, "Vertical InAs nanowire wrap gate transistors with  $f_t > 7$  GHz and  $f_{\text{max}} > 20$  GHz," *Nano Lett.*, vol. 10, no. 3, pp. 809–812, Mar. 2010.
- [11] R. Dowdy et al., "Realization of unidirectional planar GaAs nanowires on GaAs (110) substrates," *IEEE Electron Device Lett.*, vol. 33, no. 4, pp. 522–524, Apr. 2012.
- [12] X. Miao, C. Zhang, and X. Li, "Monolithic barrier-all-around high electron mobility transistor with planar GaAs nanowire channel," *Nano Lett.*, vol. 13, no. 6, pp. 2548–2552, Jun. 2013.
- [13] C. Zhang and X. Li, "Planar GaAs nanowire tri-gate MOSFETs by vapor-liquid-solid growth," *Solid-State Electron.*, vol. 93, pp. 40–42, Mar. 2014.
- [14] C. Zhang, R. Dowdy, and X. Li, "High voltage gain MESFET amplifier using self-aligned MOCVD grown planar GaAs nanowires," in *Proc.* 71st Annu. Device Res. Conf. (DRC), Jun. 2013, pp. 63–64.
- [15] H. Yamaguchi *et al.*, "Excellent electric properties of free-standing InAs membranes," *Appl. Phys. Lett.*, vol. 78, no. 16, pp. 2372–2374, 2001.
- [16] Y. Song et al., "III–V junctionless gate-all-around nanowire MOSFETs for high linearity low power applications," *IEEE Electron Device Lett.*, vol. 35, no. 3, pp. 324–326, Mar. 2014.
- [17] X. Zhao *et al.*, "Vertical nanowire InGaAs MOSFETs fabricated by a top-down approach," in *IEDM Tech. Dig.*, Dec. 2013, pp. 695–698.
- [18] A. W. Dey et al., "High-performance InAs nanowire MOSFETs," IEEE Electron Device Lett., vol. 33, no. 6, pp. 791–793, Jun. 2012.
- [19] S. Birner et al., "nextnano: General purpose 3-D simulations," *IEEE Trans. Electron Devices*, vol. 54, no. 9, pp. 2137–2142, Sep. 2007.
- [20] A. C. Ford *et al.*, "Diameter-dependent electron mobility of InAs nanowires," *Nano Lett.*, vol. 9, no. 1, pp. 360–365, 2009.